We are IntechOpen, the world's leading publisher of Open Access books Built by scientists, for scientists



186,000

200M



Our authors are among the

TOP 1% most cited scientists





WEB OF SCIENCE

Selection of our books indexed in the Book Citation Index in Web of Science™ Core Collection (BKCI)

### Interested in publishing with us? Contact book.department@intechopen.com

Numbers displayed above are based on latest data collected. For more information visit www.intechopen.com



#### Chapter

## Graphene Nanowire Based TFETs

Jayabrata Goswami, Anuva Ganguly, Anirudhha Ghosal and Jyoti Prakash Banerjee

# Abstract Concern

The present work is aimed at improving the performance potential of tunnel field effect transistors (TFETs), where the carriers are transported by the process of band to band tunneling. The nanoscale TFETs serves the purpose of ULSI integration with high speed and memory. The requirements of new device technology are challenging: for logical switching. In this paper, a p-channel graphene nanoribbon (GNR) TFETs has been analyzed and designed for low power and high performance digital switching application. The energy band diagram of the device is obtained from self-consistent iterative method for numerical solution of one-dimensional Poisson's equation subject to appropriate boundary conditions. It is observed that the optimized p<sup>+</sup> channel GNR TFET provides high ON–OFF current ratio, low sub-threshold slope for a channel length of 85 nm and channel width of 4 nm.

Keywords: TFET, GNR, sub-threshold slope

#### 1. Introduction

The fundamental limitation of silicon MOSFETs in gigascale integration has led to the proposal of several non-classical transistors as the future replacement. In recent years tunnel field effect transistors (TFETs) are attracting the attention of researchers due to their low sub-threshold slope much below the thermionic limit of 60 mV/decade for silicon MOSFET at room temperature along with their lowvoltage application and low power consumption. A low voltage tunnel transistor beyond CMOS logic was proposed by Seabaugh and Zhang [1] in 2010. It is reported that TFETs with Si as channel material exhibit low ON state current density  $(100 \,\mu\text{A}/\mu\text{m})$  [2] due to large bandgap of Si. If a lower band gap material, Ge is used as channel material in TFETs, the ON state current increases to 850  $\mu$ A/ $\mu$ m [3]. A heterojunction TFET with Si as channel material and lower bandgap semiconductors such as In<sub>x</sub>Ga<sub>1-x</sub>As as source material leads to improved performance of the device. Graphene is an emerged electronic material due to its highest carrier mobility and carrier saturation velocity at room temperature among all semiconductor materials [4]. However, the bulk graphene sheet is a semimetal with a zero bandgap and cannot be used for room temperature transistors with sufficient on/off ratio. The main challenge is to apply graphene for digital electronic or photonic applications. Graphene nanoribbons (GNRs) of sub-10 nm width are found to be semiconducting due to lateral confinement of the electron wave function in the transverse direction with a band gap inversely proportional to the conducting channel width. Further the low-energy electronic states of graphene have two non-equivalent mass less Direc spectrum. The confinement gap ( $\Delta E$ ) in GNRs is

inversely related with the ribbon width  $(w_{GNR})$  [5]. Thus GNR with narrow widths (15 nm) has been reported as a channel material for room temperature operation of Tunnel Field Effect Transistor (TFET) providing high ON–OFF current ratio [6]. In this paper authors used one dimensional Poisson equation to evaluate energy band diagram, surface potential subject to appropriate boundary conditions. The basic performance parameters of the device such as On-state current, On–Off current ratio, sub-threshold slope are calculated for high performance digital applications.

#### 2. Structure of device

**Figure 1** shows a p-channel tunnel field effect transistor using graphene nanoribbon(GNR) with highly doped source, channel and drain region, respectively. Here  $t_{OX}$  and  $t_{GNR}$  are represented as gate oxide and nanoribbon thicknesses, respectively. A high-k gate dielectric  $Y_2O_3$  is chosen in between of gate and GNR. The channel of the GNR TFET is fully depleted for both in Off and On state of the device. A thin layer of graphene is deposited in the Si substrate to form a graphene nanoribbon as channel material of the device.

Now from numerical solution of following one-dimensional Poisson equation for the purpose of surface potential and energy band diagram of the device is obtained by [7]

$$\frac{d^2\varphi_{\text{surf}}(\mathbf{x})}{d\mathbf{x}^2} - \frac{\varphi_{\text{surf}}(\mathbf{x}) - V_{\text{GS}} - V_{\text{BI}}}{\lambda^2} = -\frac{q\rho(\mathbf{x})}{\varepsilon_{\text{GNR}}}$$
(1)

where  $V_{GS}$  is the gate to source potential,  $V_{BI}$  is the built-in potential,  $\phi_{surf}(x)$  is the surface potential at position x,  $\lambda$  is the screening length for the particular device structure,  $\rho(x)$  is the total charge density and  $\varepsilon_{GNR}$  is the permittivity of GNR.

The screening length  $\lambda$  is

$$\lambda = \sqrt{\frac{\varepsilon_{\rm GNR}}{\varepsilon_{\rm OX}} t_{\rm GNR} t_{\rm ox}} = \sqrt{t_{\rm GNR} t_{\rm ox}}$$
(2)

The boundary conditions are for the calculation of energy band diagram as follows:

- i. The electric field is zero at both side of the device i.e. source and drain ends.
- ii. At the source-channel and drain-channel junction a continuous electric field potential exist.

iii. 
$$\xi_F - \xi_C = qV_T$$
 at the source region and  $\xi_V - \xi_F = qV_T$  at the drain region.

iv. At zero gate potential the Fermi level of the device is aligned with the valence band of the channel.



Figure 1.

P-channel tunnel field-effect transistor using graphene nanoribbon.

#### Graphene Nanowire Based TFETs DOI: http://dx.doi.org/10.5772/intechopen.89315



#### Figure 2.

Flow chart to obtain the energy band diagram and drain current.

The flow chart for the self-consistent iterative method to obtain the drain current is given in **Figure 2**.

The of tunneling probability as a function of energy is written as



The drain current is calculated from following Landauer's equation [8].

$$I_{\rm D} = \frac{q}{\pi\hbar} \int (f_{\rm D}(\xi) - f_{\rm S}(\xi)) T_{\rm S}(\xi) d\xi$$
(4)

where  $f_s$  and  $f_d$  is the Fermi distribution function regarding source and drain regions and  $\hbar$  is the reduce Plank's constant, respectively.

#### 3. Results

The basic energy band diagram of the GNR PTFET is shown in **Figure 3a**, **b** in Off state ( $V_{GS} = 0 \text{ V}$ ,  $V_{DS} = -0.1 \text{ V}$ ) and On state ( $V_{GS} = -0.1 \text{ V}$ ,  $V_{DS} = -0.1 \text{ V}$ ) at channel length 85 nm and width 4 nm, respectively.



**Figure 3.** (a) Off state energy band diagram of GNR PTFET. (b) On state energy band diagram of GNR PTFET.

**Figure 3a** shows that no band to band tunneling occurs in the OFF state. But in **Figure 3b** shows that the significant tunneling of carrier can occur properly in ON state of the device.

The OFF current for long channel GNR ( $L_{CH}$  = 85 nm) arises from thermionic emission over the barrier only and direct source to drain tunneling is negligibly small. Therefore The OFF current in GNR is written as [9]

$$I_{\rm OFF} = \left[q^2 V_{\rm T}/\hbar\pi\right] \exp\left(-V_{\rm B}/qV_{\rm T}\right) \tag{5}$$

where  $qV_B$  is the barrier height and  $qV_T$  is the thermal energy.

**Figure 4a** shows the ON/OFF current ratio versus gate to source bias (V<sub>GS</sub>) for five different channel lengths from 45 to 85 nm in steps of 10 nm for fixed ribbon width of 4 nm and oxide thickness of 2 nm. It is observed that the ON–OFF current ratio increases with the increase of channel length. The ON–OFF current ratio increases from  $2.34 \times 10^3$  to  $4.96 \times 10^4$  at V<sub>GS</sub> = -0.1 V when the channel length



Figure 4.

(a) ON/OFF current ratio versus  $V_{GS}$  for different channel lengths of GNR PTFET. (b) ON/OFF current ratio versus  $V_{GS}$  for different oxide thicknesses of GNR PTFET.

#### Graphene Nanowire Based TFETs DOI: http://dx.doi.org/10.5772/intechopen.89315

increases from 45 to 85 nm. The ON–OFF current ratio reaches a maximum of  $4.96 \times 10^4$  at  $V_{GS} = -0.1$  V for  $L_{CH} = 85$  nm. The higher ON–OFF current ratio for longer channel length at a particular gate-to-source bias and fixed ribbon width and oxide thickness can be explained as follows: In case of longer channel length, the total tunneling path length increases since tunneling takes place through all paths from source to drain. Thus tunneling probability will increase as seen from Eq. (3) so that drain current increases. **Figure 4b** shows the ON–OFF current ratio versus  $V_{GS}$  for three different gate oxide thicknesses ( $t_{ox}$ ).

**Figure 5** shows On state current versus gate to source voltage of GNR PTFET with different widths. The simulated results show that higher value of ribbon width on current is increase significantly.

**Figure 6** shows the on state current density versus  $V_{GS}$  for GNR PTFET corresponding to  $L_{CH}$  = 85 nm,  $W_{GNR}$  = 4 nm and  $t_{ox}$  = 2 nm. The maximum onstate current density is found to be 590  $\mu$ A/ $\mu$ m at  $V_{GS}$  = -0.1 V. The sub-threshold slope is given by

$$SS = \frac{\partial V_{GS}}{\partial (\log I_D)} \tag{6}$$

The sub-threshold slope is found 2.76 mV/decade from equation (6) at channel length 85 nm and ribbon width 4 nm, respectively.



**Figure 6.** ON-state current density versus gate to source voltage ( $V_{GS}$ ).

| Figures of merit               | Parameter values with units |
|--------------------------------|-----------------------------|
| Current density $I_D/w_{GNR}$  | 590 (µA/µm)                 |
| Off state current              | 0.0092 (pA)                 |
| $I_{\rm ON}/I_{\rm OFF}$ ratio | $4.96\times 10^4$           |
| SS                             | 2.76 (mV/decade)            |

Table 1.

Structural parameters of GNR PTFET.

| <b>Table 1</b> structural parameters of GNR PTFET: |  |
|----------------------------------------------------|--|
| $L_{CH}=85~nm, w_{GNR}=4~nm, t_{ox}=2~nm$          |  |
| $V_{GS} = -0.1  v, V_{DS} = -0.1  v.$              |  |

#### 4. Conclusion

The results show that the graphene nanoribbon based Tunnel Field Effect Transistor (GNR-PTFET) provides higher on–off current ratio, lower sub-threshold slope for better switching in digital circuits using low voltage power supply. The values of  $I_{ON}/I_{OFF}$ , SS of the optimized device are  $4.96 \times 10^4$ , 2.76 mV/decade at channel width and length is 4 nm and 85 nm, respectively. Therefore this device is useful for high performance digital switching applications.

#### Acknowledgements

The author, Professor (Dr.) J. P. Banerjee (same as J. P. Bandyopadhyay) is grateful to the University Grants Commission, India for supporting the research through the award of an Emeritus Fellowship in the Institute of Radio Physics and Electronics, University of Calcutta.



#### **Author details**

Jayabrata Goswami<sup>\*</sup>, Anuva Ganguly, Anirudhha Ghosal and Jyoti Prakash Banerjee Institute of Radio Physics and Electronics, University of Calcutta, Kolkata, India

\*Address all correspondence to: goswamijayabrata@gmail.com

#### **IntechOpen**

© 2019 The Author(s). Licensee IntechOpen. This chapter is distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/3.0), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Graphene Nanowire Based TFETs DOI: http://dx.doi.org/10.5772/intechopen.89315

#### References

[1] Seabaugh A, Zhang Q. Low-voltage tunnel transistors for beyond CMOS logic. Proceedings of the IEEE. 2010; **98**(12):2095-2110

[2] Nirschl T et al. The tunneling fieldeffect transistor (TFET) as an add-on for ultra-low voltage analog and digital processes. IEDM Technical Digest. 2004:195-198. DOI: 10.1109/IEDM. 2004.1419106

[3] Bhuwalka KK, Schulze J, Eisele I. Performance enhancement of vertical tunnel field-effect transistor with SiGe in the  $\delta$ p+ layer. Japanese Journal of Applied Physics. 2004;**43**(7A): 4073-4078

[4] Zhu Y, Murali S, Cai W, Li X, Suk JW, Poos JR, et al. Graphene and graphene oxide: Synthesis, properties, and applications. Advanced Materials. 2010;**22**:3906-3924. DOI: 10.1002/ adma.201001068

[5] Zhang YB, Tang TT, Girit C, Hao Z, Martin MC, Zettl A, et al. Direct observation of a widely tunable bandgap in bilayer graphene. Nature. 2009;**459**:820

[6] Chen Z, Lin YM, Rooks MJ, Avouris P. Graphene nano-ribbon electronics. Physica E. 2007;**40**:228-232

[7] Appenzeller J, Knoch J, Bjork M, Riel H, Schmid H, Riess W. Toward nanowire electronics. IEEE Transactions on Electron Devices. 2008;55(11): 2827-2845

[8] Fahad MS, Srivastava A, Sharma AK, Mayberry C. Analytical current transport modeling of graphene nanoribbon tunnel field-effect transistors for digital circuit design. IEEE Nanotechnology. 2016;**15**(1):39-50

[9] Sze SM. Physics of Semiconductor Devices. 2nd ed. New York: Wiley; 1981.p. 255.98

